온디맨드 웨비나

Infineon: HLS Formal Verification Flow Using Siemens Formal Verification

예상 소요 시간: 31분

공유

High-Level Synthesis (HLS) is design flow in which design intent is described at a higher level of abstraction such as SystemC/C++/Matlab/etc.

High-Level Synthesis (HLS) is design flow in which design intent is described at a higher level of abstraction such as SystemC/C++/Matlab/etc. HLS tools are expected to synthesize this code to RTL which can be input to the traditional RTL downstream flow (RTL / GDS) RTL lint / formal check tools cannot be run on HLS RTL (as the errors cannot be correlated to HLS source code) Onespin systemC/C++ extension DV help to overcome this challenge. This session will be presented by Siemens on behalf of Infineon Technologies AG.

발표자 소개

Siemens EDA

Vlada Kalinic

SystemC Product Specialist

Vlada Kalinic is the SystemC Product Specialist at Siemens EDA, and is involved in the evaluations with the new customers as well supporting the current portfolio of the customers to improve the current SystemC flows. Vlada has also another role, as Product Specialist of EC-FPGA in OneSpin. Vlada holds a master’s degree with honors in Electrical and Computer Engineering, Embedded Systems and Algorithms from the University of Novi Sad (Serbia). Prior to Mentor/Siemens, Vlada worked with OneSpin for 5+ years and was involved in various successful evaluations with SystemC and EC-FPGA customers.

관련 자료

Simcenter 솔루션으로 열 설계 최적화
White Paper

Simcenter 솔루션으로 열 설계 최적화

Huawei가 IC 장치 제조에서 정밀한 열 해석을 위해 Simcenter 솔루션을 어떻게 사용하는지 알아보십시오. 충실도가 높은 데이터를 보장하고 자동 보정을 지원하는 방법을 알아보십시오.