webinaire à la demande

Microsoft - HLS Hardware Design Patterns

Durée estimée : 49 minutes

Partager

Microsoft - HLS Hardware Design Patterns

High-Level Synthesis (HLS) using untimed C++ presents an elegant hardware abstraction framework for simplifying hardware design at the unit level. To construct large designs in untimed C++, the design needs to be broken down into isolated units connected via channels. The process of breaking down a design into units usually ends up being more than simply dividing modules, there are specific design considerations that need to be considered in this process in order to produce a design that will function correctly in a system after RTL is generated.

This presentation discusses some core considerations for partitioning a digital design and introduces a basic set of HLS Hardware Design Patterns that provide foundational and conceptual building blocks for large-scale designs. Generic design patterns for common design aspects such as interfaces, input, and output arbitration, configuration, and flushing will be covered.

Ressources associées

Unleash the power of an integrated CAE workflow for efficient design of fast boats
Webinar

Unleash the power of an integrated CAE workflow for efficient design of fast boats

Learn how you can create a propulsion system with systems simulations and deploy it in a computational fluid dynamics (CFD) self-propulsion simulation to assess the maximum speed.

La simulation au service de la conception de navires
Webinar

La simulation au service de la conception de navires

Utiliser l'automatisation des procédés de CAO et CFD et l'exploration intelligente de l'espace pour atteindre les objectifs de conception et d'opération des navires