点播式网络研讨会

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

预估观看时长:25 分钟

分享

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

相关资源

通过更好的产品数据管理节省 CAD 设计时间的策略
E-book

通过更好的产品数据管理节省 CAD 设计时间的策略

了解理想 CAD 数据管理策略,以避免浪费大量时间。下载行业研究公司 Tech-Clarity 推出的此免费电子书,了解更多信息。

什么是 PLM?为何选择云端 PLM?
Infographic

什么是 PLM?为何选择云端 PLM?

什么是 PLM?了解快速、实惠的西门子云端 Teamcenter X 如何帮助更快将创新产品推向市场。了解更多信息。