온디맨드 웨비나

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

예상 소요 시간: 25분

공유

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

관련 자료

고급 시뮬레이션을 사용하여 온도에 민감한 의료 제품의 유통 기한 연장
Case Study

고급 시뮬레이션을 사용하여 온도에 민감한 의료 제품의 유통 기한 연장

B Medical Systems, Simcenter Amesim을 사용하여 냉각 설계를 최적화하고 생명을 구하는 백신 보호

다차원 시뮬레이션을 활용하여 전기차의 출시 기간과 프로토타입 루프를 단축하는 방법
Case Study

다차원 시뮬레이션을 활용하여 전기차의 출시 기간과 프로토타입 루프를 단축하는 방법

GKN Automotive는 Simcenter Amesim을 사용하여 차세대 eDrive 기술을 최적화합니다