オンデマンド・ウェビナー

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

おおよその視聴時間25 分

共有

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

関連情報

高度なシミュレーションを使用して、温度に敏感な医療製品の有効期間を延長
Case Study

高度なシミュレーションを使用して、温度に敏感な医療製品の有効期間を延長

B Medical Systems、Simcenter Amesimを使用して冷蔵設計を最適化し、命を救うワクチンを保護

多次元シミュレーションを活用して、電気自動車の市場投入期間を短縮し、試作のループを削減
Case Study

多次元シミュレーションを活用して、電気自動車の市場投入期間を短縮し、試作のループを削減

Simcenter Amesimを使用して、次世代eDriveテクノロジーを最適化したGKN Automotive