온디맨드 웨비나

CEA: Bridging the Gap Between Neural Network Exploration and Hardware Implementation

예상 소요 시간: 20분

공유

CEA presents a methodology that bridges the open-source DL framework N2D2 and Catapult HLS to help reducing the design process of hardware accelerators, making it possible to keep pace with new AI algorithms.

Deep Learning algorithms are rapidly evolving, with new techniques and architectures being proposed on a regular basis. This poses a significant challenge for hardware design. These algorithms often require specialized hardware accelerators for efficient execution. However, the design cycle for these accelerators is complex and time-consuming, as it involves a significant effort to master the algorithm and implement an appropriate hardware architecture. As new DL algorithms emerge, existing hardware accelerators may become obsolete or may not be able to integrate the latest optimizations. This leads to a significant gap between newly emerging algorithms and available hardware accelerators. To address this problem, High-Level Synthesis (HLS) use has increased to accelerate the design process and bridge the gap between software and hardware design by describing the desired behavior of the accelerator in a high-level programming language (e.g. C++). We present a methodology that bridges the open-source DL framework N2D2 and Catapult HLS to help reducing the design process of hardware accelerators, making it possible to keep pace with new AI algorithms. By proposing a new automatic synchronization, we were able to balance the execution time of all convolutional layers in MobileNet-v1 to achieve a pipelined hardware architecture capable of handling 500 fps.

발표자 소개

CEA List (French Alternative Energies and Atomic Energy Commission)

Nermine Ali

PhD - Research Engineer

Nermine Ali is a research engineer at CEA List (French Alternative Energies and Atomic Energy Commission), France, in the field of embedded systems and artificial intelligence, since December 2021. She received her PhD Degree in Electronics from Université de Bretagne-Sud, France, in 2022. Her current research interests include hardware designs for neural networks applications and high-level design flows including High-Level Synthesis tools to exploit fast exploration and hardware generation.

관련 자료

Planning with certainty using Opcenter APS
Webinar

Planning with certainty using Opcenter APS

Siemens Opcenter Advanced Planning & Schedule solutions can transform the performance of your test operations

Opcenter APS로 이산 제조의 고급 계획 및 스케줄링 지원
Infographic

Opcenter APS로 이산 제조의 고급 계획 및 스케줄링 지원

Opcenter APS를 사용해 생산을 최적화하십시오. 가시성을 향상하여 WIP를 낮추고 OTD를 높이며 더 효과적으로 리소스를 활용하십시오.

공급망 관리 계획 - 문제와 기회
E-book

공급망 관리 계획 - 문제와 기회

사용 중인 계획 및 스케줄링 솔루션은 미래의 공급망 관리에 대비하고 있습니까? 제조 현장, ERP, MES, 창고 및 물류를 연결하여 신뢰할 수 있는 예측을 수행하십시오.