オンデマンド・ウェビナー

CEA: Bridging the Gap Between Neural Network Exploration and Hardware Implementation

視聴時間の目安: 20 分

共有

CEA presents a methodology that bridges the open-source DL framework N2D2 and Catapult HLS to help reducing the design process of hardware accelerators, making it possible to keep pace with new AI algorithms.

Deep Learning algorithms are rapidly evolving, with new techniques and architectures being proposed on a regular basis. This poses a significant challenge for hardware design. These algorithms often require specialized hardware accelerators for efficient execution. However, the design cycle for these accelerators is complex and time-consuming, as it involves a significant effort to master the algorithm and implement an appropriate hardware architecture. As new DL algorithms emerge, existing hardware accelerators may become obsolete or may not be able to integrate the latest optimizations. This leads to a significant gap between newly emerging algorithms and available hardware accelerators. To address this problem, High-Level Synthesis (HLS) use has increased to accelerate the design process and bridge the gap between software and hardware design by describing the desired behavior of the accelerator in a high-level programming language (e.g. C++). We present a methodology that bridges the open-source DL framework N2D2 and Catapult HLS to help reducing the design process of hardware accelerators, making it possible to keep pace with new AI algorithms. By proposing a new automatic synchronization, we were able to balance the execution time of all convolutional layers in MobileNet-v1 to achieve a pipelined hardware architecture capable of handling 500 fps.

講演者の紹介

CEA List (French Alternative Energies and Atomic Energy Commission)

Nermine Ali

PhD - Research Engineer

Nermine Ali is a research engineer at CEA List (French Alternative Energies and Atomic Energy Commission), France, in the field of embedded systems and artificial intelligence, since December 2021. She received her PhD Degree in Electronics from Université de Bretagne-Sud, France, in 2022. Her current research interests include hardware designs for neural networks applications and high-level design flows including High-Level Synthesis tools to exploit fast exploration and hardware generation.

関連情報

Planning with certainty using Opcenter APS
Webinar

Planning with certainty using Opcenter APS

Siemens Opcenter Advanced Planning & Schedule solutions can transform the performance of your test operations

Opcenter APSを使用した、ディスクリート (組立加工) 製造の高度な計画とスケジューリング
Infographic

Opcenter APSを使用した、ディスクリート (組立加工) 製造の高度な計画とスケジューリング

Opcenter APSを使用して生産を最適化可視性を高めてWIPを低減し、OTDを向上させ、リソース使用率を改善します。

サプライチェーン管理計画 - 課題と機会
E-book

サプライチェーン管理計画 - 課題と機会

未来のサプライチェーンに向けて計画とスケジューリングの準備はできていますか?作業現場、ERP、MES、倉庫、物流をつないで、予測の信頼性を高めましょう。