webinaire à la demande

STMicroelectronics: A Common C++ and UVM Verification Flow of High-Level IP

Durée estimée : 22 minutes

Partager

STMicroelectronics presents a unified way to integrate the definition of RTL and C functional coverage and assertion (reducing the coding effort) as well as a method to add constraints to the random values generated in UVMF.

High-Level Synthesis has the great advantage of keeping the design at an algorithmic level, simplifying the translation into RTL. High-Level Verification at C++ level can help to catch several bugs in the earliest stage of the design. The usage of the UVMF (UVM Framework), generated by Catapult, is a good starting point to complete the verification at RTL Level. STMicroelectronics presents a unified way to integrate the definition of RTL and C functional coverage and assertion (reducing the coding effort) as well as a method to add constraints to the random values generated in UVMF.

À propos des intervenants

Politecnico di Torino

Stefano Moncalvo

MSc Electronic Engineering student

MSc Electronic Engineering student at Politecnico di Torino, specializing in embedded systems. Currently working on the master’s thesis, developing a verification flow for High-Level Synthesis IPs in collaboration with STMicroelectronics.

STMicroelectronics

Martino Zerbini

Digital Design Engineer

Martino Zerbini joined STMicroelectronics in 2006 as Digital Design Engineer. He started using CatapultC in 2010 and introduced its usage inside the Audio Division design team. The main activity was the development of DSP part of Class-D amplifiers. Later he moved inside the MEMS Actuator Division developing laser and micro-mirror drivers. Since 2019, Martino focused his interests on Digital Verification, he is responsible for developing and executing an integrated strategy for the chip verification. From 2021 this includes IPs developed with CatapultC.

Ressources associées

Une approche intégrée pour la conception de machines, la gestion de projets et la configuration
E-book

Une approche intégrée pour la conception de machines, la gestion de projets et la configuration

Collaborez plus efficacement dans un environnement stimulant pour le personnel. En savoir plus.

Optimisez la productivité de vos équipes en adoptant une approche collaborative de la conception
White Paper

Optimisez la productivité de vos équipes en adoptant une approche collaborative de la conception

Optimisez la productivité de vos équipes avec Siemens Advanced Machinery Engineering. Téléchargez le Livre blanc gratuitement

Planifiez votre installation industrielle grâce à la mise en service virtuelle
White Paper

Planifiez votre installation industrielle grâce à la mise en service virtuelle

La mise en service virtuelle fait appel aux jumeaux numériques pour vérifier le fonctionnement d'une machine, afin de réduire les délais de développement et les coûts.