点播式网络研讨会

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

预估观看时长:25 分钟

分享

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

相关资源

印刷电路板 (PCB) 组装流程 - 数字孪生软件应用的益处
White Paper

印刷电路板 (PCB) 组装流程 - 数字孪生软件应用的益处

在 PCB 组装中使用数字孪生解决方案,快速生产高质量的 PCB 组装,提高产量并降低成本。

ODB++Manufacturing: 适用于电子产品行业的强大物联网网联软件
White Paper

ODB++Manufacturing: 适用于电子产品行业的强大物联网网联软件

西门子软件可以帮助贵公司利用物联网和 ODB++Manufacturing 打造全新的电子产品制造业务机会。