点播式网络研讨会

HW Acceleration with High-Level Synthesis

预估观看时长:26 分钟

分享

HW Acceleration with High-Level Synthesis User2User Session

Embedded systems continue to see increasing demands for compute capability. Processor speeds however are not increasing sufficiently to meet these demands. One approach is to move functions from software running on general purpose CPU into bespoke hardware accelerators. Hardware accelerators have much greater parallelism and reduce data movement, enabling them to dramatically exceed the performance and efficiency of software. This session will introduce High-Level Synthesis, a technology that allows a developer to take a C++ function and automatically compile it into an RTL hardware description, suitable to be deployed into an ASIC or FPGA.

主讲嘉宾简介

Siemens EDA

Richard Langridge

AE Manager

Richard Langridge works for Siemens EDA as an Application Engineering Manager. Richard has more than 30 years of experience in EDA and design, ranging from RTL Synthesis and Low-Power to High-Level Synthesis (HLS) and Formal Methods. Richard manages Low-Power engagements in a variety of Semiconductor customers.

相关资源

通过声振分析避免电动汽车中的声振粗糙度问题
White Paper

通过声振分析避免电动汽车中的声振粗糙度问题

通过声振分析避免电动汽车中的声振粗糙度问题

使用数字孪生技术在车辆电气化方面产生工程影响
White Paper

使用数字孪生技术在车辆电气化方面产生工程影响

包括多领域、多物理场仿真在内的基于数字孪生的全面战略将控制成本和电动汽车研发