点播式网络研讨会

Building an iDCT for H.265 Using High-Level Synthesis

预估观看时长:34 分钟

分享

Building an iDCT for H.265 Using High-Level Synthesis

High-Level Synthesis (HLS), has been adopted by leading companies to speed design time and reduce verification costs in applications such as video and image processing, 4/5G wireless, and high bandwidth advanced communications designs (i.e. optical communications processors).

But when deciding to use HLS for the first time, designers have many questions:

  • What does high level synthesis code look like for an algorithmic
    block?
  • How do I optimize it, and do I have enough control to get the design
    I want?
  • Will the QoR be good?
  • How do I verify and debug the RTL?
  • Should I use SystemC or C++?

This technical tutorial explores these questions and more using an
iDCT for H.265 as a specific example.

What you will learn:

  • What High-Level Synthesis code look like for an algorithmic block
  • How to optimize HLS code and the level of control in the design
  • What the QoR will look like
  • How to verify and debug the RTL
  • Whether SystemC or C++ should be used

Who should attend:

  • RTL designers interesting in moving up to HLS with C/C++/System
    based design flow to improve productivity
  • RTL Design Manager/Project leaders who want to better understand
    what it will take and the potential benefit for the next project to
    move to HLS
  • Verification Managers who want to understand the design and
    verification flow using HLS

相关资源

设计未来:推动工业机械行业的主要趋势
E-book

设计未来:推动工业机械行业的主要趋势

探索塑造工业工程未来的新近趋势以及虚拟设计验证测试如何在其中发挥关键作用。

数字孪生制造:新一代机器设计
White Paper

数字孪生制造:新一代机器设计

西门子引领机械工程,提供革新性设计解决方案,不断突破行业界限。探索新一级别的机器设计,与我们一起打破现状。

STiMA 生产优化案例研究
Video

STiMA 生产优化案例研究

观看有关 STiMA 生产优化的案例研究视频。