온디맨드 웨비나

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

예상 소요 시간: 25분

공유

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

관련 자료

문제 해결 프로세스 전략 강화
Webinar

문제 해결 프로세스 전략 강화

Siemens 품질 솔루션을 활용하여 품질 문제 관리, 문제 해결 프로세스를 가속화하고 변경 관리를 구현하십시오. 본 라이브 웨비나를 시청하십시오.

베어링 제조사, 엄격한 정확성 요구사항을 충족하고 생산성을 향상시키다
Case Study

베어링 제조사, 엄격한 정확성 요구사항을 충족하고 생산성을 향상시키다

PM-Bearing, 엔지니어링 및 제조용 Siemens Digital Industries Software 솔루션으로 자사 경쟁력을 보호하다...