온디맨드 웨비나

RTL Power Optimization: Applying Best Practices to Overcome Low-Power Design Challenges

Applying Best Practices to Overcome Low-Power Design Challenges Virtual Seminar

예상 소요 시간: 90분

공유

Virtual seminar about the best practices for applying RTL power optimization essential to realize low-power, energy efficient designs and can help you meet power budgets, mitigate potential reliability issues and discover thermal issues early.

Designers face enormous challenges for low-power designs. Whether it is IoT at the edge, AI in the datacenter, robotics or ADAS, the demand for increased functionality in SoCs is rapidly outpacing the power budget. Power must be considered at every stage of chip design including performance, reliability and packaging. Waiting to address power until late in the design cycle – post-netlist or during physical implementation – can be extremely costly. The design may overrun the power budget, overheat, or have long term reliability issues that cannot be addressed at the gate level, layout or package selection. The best point in the design cycle to address power is at the beginning during the architectural and RTL stages. The earlier power analysis and optimization starts, the more likely a chip will meet its power objectives.

In this virtual seminar, you will learn the best practices for applying RTL power optimization. These practices are essential for realizing low-power, energy efficient designs and can help you meet power budgets, mitigate potential reliability issues arising out of power and discover thermal issues early to take corrective action. NXP will present their perspective on applying these techniques. You will learn how Siemens EDA’s PowerPro low-power design platform helps simplify low-power design for RTL designers and allows coarse as well as fine grain power analysis and optimization to achieve truly low-power, energy efficient designs.

Seminar Introduction and Power Optimization Overview  

This session will provide an overview of the seminar and key learning objectives. you will learn how best practices for applying RTL power optimization. These practices are essential for realizing low-power, energy efficient designs can help you meet power budgets, mitigate potential reliability issues arising out of power and discover thermal issues early to take corrective action.
Speaker: Qazi Ahmed

NXP: RTL Power Optimization Use Case  

Best practices for applying RTL power optimization are essential for realizing low-power, energy efficient designs and can help you meet power budgets, mitigate potential reliability issues arising out of power and discover thermal issues early to take corrective action. NXP will present their perspective on applying these techniques.
Speaker: NXP: Vasundhra Kaushal

발표자 소개

Siemens EDA

Qazi Faheem Ahmed

Principal Product Manager for PowerPro

Qazi is the Principal Product Manager for PowerPro low-power platform at Siemens EDA. He has over 17 years of experience spanning across ASIC/FPGA design and EDA.

NXP

Vasundhra Kaushal

Front-end ASIC Designer

Vasundhra has worked in the field of front-end ASIC design for more than 6 years. Prior to working with NXP, Vasundhra worked with Intel for around 5 yrs in frontend RTL design, DFT. She has also owned frontend design power with owning UPF. Most recently, Vasundhra has been working at NXP for the last 1.5 years, owning the complete RTL to GDS power flow.
Vasundhra holds a Master’s degree in VLSI from Vellore Institute of Technology.

관련 자료

AI 가속기 생태계: 개요
White Paper

AI 가속기 생태계: 개요

Catapult HLS 플랫폼은 AI 설계자들에게 프로젝트를 바로 시작할 수 있는 환경을 제공하는 AI 가속기 생태계를 제시합니다. 이 에코시스템은 IP 라이브러리부터 완전한 툴키트까지의 리소스를 실무 엔지니어에게 제공합니다.

저전력 설계는 Arm의 마인드셋
White Paper

저전력 설계는 Arm의 마인드셋

저전력 설계는 Arm의 마인드셋입니다. 모든 팀 구성원들은 모든 설계 수준에서 전력 절약 기회를 모색합니다. Arm은 애플리케이션부터 트랜지스터 수준에 이르기까지 저전력 설계를 향한 시스템 수준 접근법을 택하고 있습니다.

PowerPro를 이용한 Arm사의 입력파일 완성도 검증 방법론
White Paper

PowerPro를 이용한 Arm사의 입력파일 완성도 검증 방법론

이 백서에서는 IC Design 구축과 프로토타입 단계에서 다양한 데이터 무결성 검사를 수행하는 Siemens EDA의 PowerPro™ 소프트웨어 포트폴리오를 이용해 Arm사에서 적용한 새로운 자동 입력파일 완성도 검증 방법론을 제안합니다.