온디맨드 웨비나

Implementing Machine Learning Hardware Using High-Level Synthesis

예상 소요 시간: 41분

공유

Implementing Machine Learning Hardware Using High-Level Synthesis

Neural networks are typically developed and trained in a high-performance 32-bit floating-point compute environment. But, in many cases a custom hardware solution is needed for the inference engine to meet power and real-time requirements. Each neural network and end-application may have different performance requirements that can dictate the optimal hardware architecture. This makes custom-tailored solutions impossible when using hand-coded RTL creation flows. HLS has the unique ability to quickly go from complex algorithms written in C to generated RTL, enabling accurate profiles for power and performance for an algorithm's implementation without having to write it by hand. This session steps through a CNN (Convolutional Neural Network) inference engine implementation, highlighting specific architectural choices, and shows how to integrate and test inside of TensorFlow. This demonstrates how an HLS flow is used to rapidly design custom CNN accelerators.

This webinar is part 3 of the seminar HLS for Vision and Deep Learning Hardware Accelerators.

What you will learn:

  • How HLS is used to implement a computer vision algorithm in either
    an FPGA or ASIC technology and the trade-offs for power and
    performance.
  • How HLS is employed to analyze unique architectures for a very
    energy-efficient inference solution such as a CNN (Convolutional
    Neural Network) from a pre-trained network.
  • How to integrate the design created in HLS into a larger system,
    including peripherals, processor, and software.
  • How to verify the design in the context of the larger system and how
    to deploy it into an FPGA prototype board.

발표자 소개

Siemens EDA

Michael Fingeroff

HLS Technologist

Michael Fingeroff has worked as an HLS Technologist for the Catapult High-Level Synthesis Platform at Siemens Digital Industries Software since 2002. His areas of interest include Machine Learning, DSP, and high-performance video hardware. Prior to working for Siemens Digital Industries Software, he worked as a hardware design engineer developing real-time broadband video systems. Mike Fingeroff received both his bachelor's and master's degrees in electrical engineering from Temple University in 1990 and 1995 respectively.

관련 자료

더 나은 제품 데이터 관리로 CAD 설계 시간을 단축하기 위한 전략
E-book

더 나은 제품 데이터 관리로 CAD 설계 시간을 단축하기 위한 전략

주요 시간 낭비 요소를 방지할 수 있는 최적의 CAD 데이터 관리 전략에 관해 알아보십시오. 산업 조사 기관인 Tech-Clarity에서 제공하는 무료 eBook을 다운로드하여 자세히 알아볼 수 있습니다.

정확한 단일 BOM(Bill of Materials)을 생성하는 보다 효율적인 방법
E-book

정확한 단일 BOM(Bill of Materials)을 생성하는 보다 효율적인 방법

통합 BOM 소프트웨어가 있는 최신 PLM 솔루션을 통해 BOM 관리를 간소화할 수 있습니다.

Teradyne Takes Charge of Complex Product Development
Video

Teradyne Takes Charge of Complex Product Development

Anywhere chips are tested, Teradyne is behind the scenes testing the electronics with the help of Teamcenter.