온디맨드 웨비나

High-Level Verification of an AI/ML Accelerator Design

예상 소요 시간: 68분

공유

This webinar demonstrates how one can achieve comprehensive verification faster at a higher level of abstraction but still apply known and trusted RTL verification techniques.

One of the fastest growing areas of hardware and software design is Artificial Intelligence/Machine Learning (AI/ML), fueled by the demand for more autonomous systems such as computer vision (CV) for self-driving vehicles, voice recognition for personal assistants and many others.  

We are now seeing the emergence of customized AI/ML hardware accelerators to meet numerous, stringent, and potentially conflicting design requirements. High-Level Synthesis (HLS) can provide the needed flexibility and abstraction to efficiently and quickly realize these designs in RTL. However, when working with HLS at the C-level, many have questions about what does verification look like? Waiting to verify until you have post-HLS RTL is too late and too inefficient. This webinar demonstrates how one can achieve comprehensive verification faster at a higher level of abstraction but still apply known and trusted RTL verification techniques. 

발표자 소개

Siemens EDA

David Aerne

Verification Technologist

Dave Aerne is a Verification Technologist within the Calypto Systems Division, focusing on HLV (High-Level Verification) solutions. His particular areas of expertise are the UVM and Verification IP. Prior to joining the EDA industry, he gained over 18 years of SoC Design and Verification experience in various roles at semiconductor companies and fabless startups. Dave received a BSCompE from the University of Illinois at Urbana-Champaign and a MSCompE from National Technological University in Fort Collins, Colorado.

Siemens EDA

Jonathan Craft

HLS Verification Technologist

Jonathan Craft is an HLS Technologist at Siemens EDA focused on development of High-Level Verification (HLV) tools & methodologies. He holds a Bachelor of Science degree in Electrical Engineering from the University of Wyoming. Prior to working for Siemens, Jon held various design and verification roles performing IC and SoC development at various companies in the Denver, Colorado area.

관련 자료

시뮬레이션 기반 방식을 사용해 선박을 설계하는 방법
Webinar

시뮬레이션 기반 방식을 사용해 선박을 설계하는 방법

본 웨비나를 통해 디지털 툴을 활용해 선박 설계 방식을 혁신할 수 있는 방법에 대해 알아보십시오. 모든 요구사항을 충족하고 프로세스에서 불필요한 설계 반복을 제거합니다.

시뮬레이션 도구를 통해 선박 설계 프로세스를 진행하는 방법
White Paper

시뮬레이션 도구를 통해 선박 설계 프로세스를 진행하는 방법

비효율적인 나선형 선박 설계 방식에서 벗어날 수 있습니다. 본 백서는 Siemens 솔루션을 사용한 시뮬레이션 기반 선박 설계 프로세스를 소개합니다. 오늘날 이용 가능한 디지털 기술을 최대한 활용하는 방법에 대해 알아보십시오.

Simulation process and data management for ship design
Webinar

Simulation process and data management for ship design

Learn how to create a seamless ship design workflow with simulation and data sharing. Ensure effective collaboration and provide the right information.