온디맨드 웨비나

From HLS Component to a Working Design

예상 소요 시간: 43분

공유

From HLS Component to a Working Design

Complex algorithms do not exist in a vacuum. After High-Level Synthesis (HLS) is used to create an RTL component, to be useful, it needs to be integrated into a larger system. This means connecting it to other components, a processor, and even software. Once integrated, the system needs to be verified. The verification of the complete environment does not just mean functional correctness, but also needs to consider performance, and in some cases power. This webinar details approaches to integrating accelerator blocks into processor-based sub-systems, interfacing to software, and verifying the accelerator in the context of the larger system. It also covers deploying the system onto a FPGA prototyping board.

This webinar is part 4 of the webinar series HLS for Vision and Deep Learning Hardware Accelerators.

What you will learn:

  • How HLS is used to implement a computer vision algorithm in either
    an FPGA or ASIC technology and the trade-offs for power and
    performance.
  • How HLS is employed to analyze unique architectures for a very
    energy-efficient inference solution such as a CNN (Convolutional
    Neural Network) from a pre-trained network.
  • How to integrate the design created in HLS into a larger system,
    including peripherals, processor, and software.
  • How to verify the design in the context of the larger system and how
    to deploy it into an FPGA prototype board.

발표자 소개

Siemens EDA

Russell Klein

HLS Program Director

Russell Klein is a Program Director at Siemens EDA’s (formerly Mentor Graphics) High-Level Synthesis Division focused on processor platforms. He is currently working on algorithm acceleration through the offloading of complex algorithms running as software on embedded CPUs into hardware accelerators using High-Level Synthesis. He has been with Mentor for over 25 years, holding a variety of engineering, marketing and management positions, primarily focused on the boundary between hardware and software. He holds six patents in the area of hardware/software verification and optimization. Prior to joining Mentor he worked for Synopsys, Logic Modeling, and Fairchild Semiconductor.

관련 자료

CPG 제조에서의 포뮬레이션 개발 최적화
Webinar

CPG 제조에서의 포뮬레이션 개발 최적화

포뮬레이션 개발 최적화를 소개하는 웨비나를 통해 CPG 제조에서 혁신 효율성을 높이는 방법에 대해 알아보십시오.

디지털화를 사용하여 종이, 잉크 및 에너지 소비를 줄여 지속 가능성 향상
Case Study

디지털화를 사용하여 종이, 잉크 및 에너지 소비를 줄여 지속 가능성 향상

디지털화를 사용하여 종이, 잉크 및 에너지 소비를 줄여 지속 가능성 향상

영상: 엔터프라이즈 레시피 관리 솔루션으로 소비재 산업의 레시피 개발 프로세스 간소화
Video

영상: 엔터프라이즈 레시피 관리 솔루션으로 소비재 산업의 레시피 개발 프로세스 간소화

Siemens Enterprise Recipe Management를 통해 몇 분 만에 레시피를 변환하고 확대하십시오. 생산을 간소화하고 시험 시간을 단축하십시오. Siemens 웨비나 영상을 시청하고 레시피 개발 프로세스를 혁신하십시오.