온디맨드 웨비나

Porting Vivado HLS Designs to Catapult HLS Platform

예상 소요 시간: 40분

공유

Porting Vivado HLS Designs to Catapult HLS Platform

High-Level Synthesis (HLS) offers significant benefits when developing algorithms and intellectual property (IP) blocks for implementation in digital logic solutions such as Field Programmable Gate Arrays (FPGA) and Application Specific Integrated Circuits (ASICs). FPGA vendors offer HLS tools and using those increases flexibility and productivity over traditional hardware description language (HDL) flows. But employing FPGA vendor-specific tools can limit the portability of the design outside of their ecosystem. To regain the flexibility of targeting a design to another technology requires porting the design from the vendor’s HLS environment into an HLS environment that supports any ASIC or FPGA technology.

What You Will Learn

  • How to port an existing HLS design developed within the Xilinx® Vivado® HLS environment into Mentor’s Catapult® HLS Platform
  • The differences in libraries and data structures
  • How to port optimizations from Vivado to Catapult

Who Should Attend

  • Designers who are interested in creating a portable solution of ASIC implementation
  • Engineering Managers who want to know how to leverage existing code bases in new technologies
  • HLS/RTL designers who are interested in learning about Catapult HLS
  • Algorithm Developers
  • System Architects

발표자 소개

Adiuvo Engineering and Training

Adam Taylor

Owner

Adam Taylor is an expert in the design and development of embedded systems and FPGA’s for several end applications. Throughout his career, Adam has used FPGA’s to implement a wide variety of solutions from RADAR to safety-critical control systems (SIL4) and satellite systems. He also had interesting stops in image processing and cryptography along the way. Adam has held executive positions, leading large developments for several major multinational companies. For many years Adam held significant roles in the space industry he was a Design Authority at Astrium Satellites Payload processing group for 6 years and for three years he was the Chief Engineer of a Space Imaging company, being responsible for several game-changing projects. FPGAs are Adam‘s first love, he is the author of numerous articles and papers on electronic design and FPGA design including over 330 blogs and 25 million-plus views on how to use the Zynq and Zynq MPSoC for Xilinx. Adam is a Chartered Engineer, Fellow of the Institute of Engineering and Technology, Visiting Professor of Embedded Systems at the University of Lincoln, and Arm Innovator, he is also the owner of the engineering and consultancy company Adiuvo Engineering and Training.

관련 자료

기계 가공업체의 경영진을 위한 디지털 제조 가이드
E-book

기계 가공업체의 경영진을 위한 디지털 제조 가이드

경영진이 디지털 제조를 통해 비즈니스를 혁신하여 시장 출시 속도를 앞당기고 위험을 줄이며 수익을 높이고 시장 내 입지를 강화하는 방법을 알아보십시오.

통합 프로젝트 관리 솔루션으로 미용 및 화장품 제조 혁신
E-book

통합 프로젝트 관리 솔루션으로 미용 및 화장품 제조 혁신

본 eBook에서는 통합 프로그램과 라이프사이클 관리 솔루션을 적용해 제품 출시를 앞당길 때 얻을 수 있는 이점에 대해 알아봅니다.

전자산업의 디지털 트랜스포메이션 가속화
E-book

전자산업의 디지털 트랜스포메이션 가속화

협업을 강화하고, 사일로를 허물고, 복잡한 프로세스를 간소화하는 포괄적인 5단계 프레임워크를 통해 전자제조 분야의 디지털 트랜스포메이션을 추진하는 방법을 알아보십시오.