온디맨드 웨비나

Building an iDCT for H.265 Using High-Level Synthesis

예상 소요 시간: 34분

공유

Building an iDCT for H.265 Using High-Level Synthesis

High-Level Synthesis (HLS), has been adopted by leading companies to speed design time and reduce verification costs in applications such as video and image processing, 4/5G wireless, and high bandwidth advanced communications designs (i.e. optical communications processors).

But when deciding to use HLS for the first time, designers have many questions:

  • What does high level synthesis code look like for an algorithmic
    block?
  • How do I optimize it, and do I have enough control to get the design
    I want?
  • Will the QoR be good?
  • How do I verify and debug the RTL?
  • Should I use SystemC or C++?

This technical tutorial explores these questions and more using an
iDCT for H.265 as a specific example.

What you will learn:

  • What High-Level Synthesis code look like for an algorithmic block
  • How to optimize HLS code and the level of control in the design
  • What the QoR will look like
  • How to verify and debug the RTL
  • Whether SystemC or C++ should be used

Who should attend:

  • RTL designers interesting in moving up to HLS with C/C++/System
    based design flow to improve productivity
  • RTL Design Manager/Project leaders who want to better understand
    what it will take and the potential benefit for the next project to
    move to HLS
  • Verification Managers who want to understand the design and
    verification flow using HLS

관련 자료

문제 해결 프로세스 전략 강화
Webinar

문제 해결 프로세스 전략 강화

Siemens 품질 솔루션을 활용하여 품질 문제 관리, 문제 해결 프로세스를 가속화하고 변경 관리를 구현하십시오. 본 라이브 웨비나를 시청하십시오.

베어링 제조사, 엄격한 정확성 요구사항을 충족하고 생산성을 향상시키다
Case Study

베어링 제조사, 엄격한 정확성 요구사항을 충족하고 생산성을 향상시키다

PM-Bearing, 엔지니어링 및 제조용 Siemens Digital Industries Software 솔루션으로 자사 경쟁력을 보호하다...