온디맨드 웨비나

Alibaba: Innovating Agile Hardware Development with Catapult HLS

예상 소요 시간: 32분

공유

At the IP level, an ISP was created within a year using Catapult, a task impossible using traditional RTL. To reduce dependency on designer experience, Alibaba introduced an AI-assisted DSE tool.

The high cost and lengthy development cycle of chip design have significantly impeded innovation in the industry. Recent advancements in hardware description languages, domain-specific hardware accelerators, and AI-assisted EDA tools are propelling the chip design methodology towards a new era. This talk will showcase Alibaba's efforts to revolutionize agile chip development technologies on the IP and SoC levels using Catapult HLS.  

At the IP level, we adopted a software-hardware co-design approach to develop an image signal processor (ISP) with the help of Catapult HLS. While the tool provided significant benefits, the designer's experience and knowledge of the target architecture still played a significant role in selecting derivates. To address this challenge, we introduced an AI-assisted design space exploration (DSE) tool that automatically generates optimal solutions or trade-offs among different objectives under specific constraints. By leveraging Catapult HLS and our DSE tool, we successfully developed an efficient ISP with desired engineering quality within a year, a task that would have been impossible using traditional methods. Moving forward, we plan to open-source this HLS-based IP to foster extensive industry-academia collaboration and contribute to the community.  

On the SoC level, we developed an HLS-based AXI performance monitor that simplifies large-scale SoC performance test. Due to the limitations of RTL simulation (not scalable for complex SoC simulation) and TLM (not synthesizable if written in SystemVerilog), we deployed Catapult HLS and designed a synthesizable performance monitor in SystemC to capture AXI data transactions on a large-scale emulation platform. Under the hood, this module provides two modes: the first mode recording transaction details, and second mode outputs performance statistics. In summary, our HLS-based AXI performance monitor enables high-productivity full system hardware emulation, validation, and profiling, what is drastically helpful on SoC performance evaluation. 

발표자 소개

Alibaba

Sicheng Li

Research Scientist

Sicheng Li is currently a Research Scientist in Computing Technology Lab at Alibaba DAMO Academy, Sunnyvale, CA, USA. He received his M.S. from New York University and Ph.D. from University of Pittsburgh. Before joining Alibaba, he also worked with HP Labs, Micron and an AI accelerator startup DEEPHi. His current research interests include electronic design automation, machine learning, domain-specific hardware architectures and FPGA. He has published 20+ technical papers in DAC, ICCAD, FCCM, NeurIPS, AAAI, Nature communications, etc.

관련 자료

산업용 기계의 Opcenter Execution Discrete
White Paper

산업용 기계의 Opcenter Execution Discrete

더 효율적인 스마트 제조 시스템을 통해 공급망 효율성을 개선하고 유연성을 높일 수 있습니다. 본 백서에서 자세히 알아보십시오.

제조 현장 통합으로 생산성과 지속성 강화
E-book

제조 현장 통합으로 생산성과 지속성 강화

기존에 제조업체는 IT와 OT를 분리 유지해 왔지만 새로운 방식으로 이러한 환경을 변화시키고 있습니다. 본 eBook에서 제조 기능와 비즈니스 시스템을 보다 밀접하게 유지하는 방법에 대해 알아보십시오.