オンデマンド・ウェビナー

High-Level Verification of an AI/ML Accelerator Design

視聴時間の目安: 68 分

共有

This webinar demonstrates how one can achieve comprehensive verification faster at a higher level of abstraction but still apply known and trusted RTL verification techniques.

One of the fastest growing areas of hardware and software design is Artificial Intelligence/Machine Learning (AI/ML), fueled by the demand for more autonomous systems such as computer vision (CV) for self-driving vehicles, voice recognition for personal assistants and many others.  

We are now seeing the emergence of customized AI/ML hardware accelerators to meet numerous, stringent, and potentially conflicting design requirements. High-Level Synthesis (HLS) can provide the needed flexibility and abstraction to efficiently and quickly realize these designs in RTL. However, when working with HLS at the C-level, many have questions about what does verification look like? Waiting to verify until you have post-HLS RTL is too late and too inefficient. This webinar demonstrates how one can achieve comprehensive verification faster at a higher level of abstraction but still apply known and trusted RTL verification techniques. 

講演者の紹介

Siemens EDA

David Aerne

Verification Technologist

Dave Aerne is a Verification Technologist within the Calypto Systems Division, focusing on HLV (High-Level Verification) solutions. His particular areas of expertise are the UVM and Verification IP. Prior to joining the EDA industry, he gained over 18 years of SoC Design and Verification experience in various roles at semiconductor companies and fabless startups. Dave received a BSCompE from the University of Illinois at Urbana-Champaign and a MSCompE from National Technological University in Fort Collins, Colorado.

Siemens EDA

Jonathan Craft

HLS Verification Technologist

Jonathan Craft is an HLS Technologist at Siemens EDA focused on development of High-Level Verification (HLV) tools & methodologies. He holds a Bachelor of Science degree in Electrical Engineering from the University of Wyoming. Prior to working for Siemens, Jon held various design and verification roles performing IC and SoC development at various companies in the Denver, Colorado area.

関連情報

シミュレーション駆動アプローチを使用して船舶を設計する方法
Webinar

シミュレーション駆動アプローチを使用して船舶を設計する方法

デジタルツールを取り入れた新しい船体設計アプローチを紹介するこのウェビナーをぜひご覧ください。すべての要件に確実に準拠し、設計プロセスのスパイラルを回避します。

シミュレーション・ツールを活用して船舶設計プロセスを加速
White Paper

シミュレーション・ツールを活用して船舶設計プロセスを加速

船舶設計の非効率なデザイン・スパイラルを脱却しましょう。このホワイトペーパーは、シーメンスのソリューションを使用したシミュレーション主導型船舶設計プロセスについて紹介しています。最新のデジタル技術をフル活用する方法をご一読ください。

Simulation process and data management for ship design
Webinar

Simulation process and data management for ship design

Learn how to create a seamless ship design workflow with simulation and data sharing. Ensure effective collaboration and provide the right information.