on-demand webinar

Microsoft - HLS Hardware Design Patterns

Estimated Watching Time: 49 minutes

Share

Microsoft - HLS Hardware Design Patterns

High-Level Synthesis (HLS) using untimed C++ presents an elegant hardware abstraction framework for simplifying hardware design at the unit level. To construct large designs in untimed C++, the design needs to be broken down into isolated units connected via channels. The process of breaking down a design into units usually ends up being more than simply dividing modules, there are specific design considerations that need to be considered in this process in order to produce a design that will function correctly in a system after RTL is generated.

This presentation discusses some core considerations for partitioning a digital design and introduces a basic set of HLS Hardware Design Patterns that provide foundational and conceptual building blocks for large-scale designs. Generic design patterns for common design aspects such as interfaces, input, and output arbitration, configuration, and flushing will be covered.

Related resources

Assess your PLM cost of ownership with Forrester Consulting TEI
Analyst Report

Assess your PLM cost of ownership with Forrester Consulting TEI

Download a copy of the TEI analysis to build a business case for why it’s time to make the move to Teamcenter X.

Best PLM strategies to  satisfy requirements and meet delivery deadlines
E-book

Best PLM strategies to satisfy requirements and meet delivery deadlines

Survey of engineering executives’ top challenges -- satisfy product requirements (53%) and meet delivery deadlines (45%) – solved with five ...

How-to guide: Engineering change process management
E-book

How-to guide: Engineering change process management

Accelerate the engineering change process with a product lifecycle management (PLM) software solution. Engineering change management software for fast product design.