on-demand webinar

Heterogeneous Packaging Design and Verification Workflows

Share

Image of a chip in packaging

Moore's law is difficult to maintain despite the continued reduction in semiconductor processes. With the economics of transistor scaling no longer universally applicable, the semiconductor industry faces an inflection point as higher cost, lower yield, and reticle size limitations drive the need for viable alternatives to traditional monolithic IC solutions.

The need for innovative packaging technologies to support system scaling demands and achieve lower system costs is driving an emerging disaggregation trend. But today's design tools and workflows don't currently support this process.

Watch this webinar to learn about the workflows required to support the design and verification of heterogeneous integration System in Package (SIP) designs.

Defining homogeneous differences from 3D IC heterogeneous SoC designs

Typical single homogeneous, System-on-Silicon (SOC) ASIC devices divide into discrete, unpackaged ASIC devices, otherwise known as chiplets. These chiplets are mounted and interconnected into a single package using high-speed/bandwidth die-to-die (D2D) interfaces that can deliver monolithic or greater functionality and performance with reduced power and cost. This multi-chiplet approach is commonly referred to as heterogenous integration (HI).

A small number of advanced users currently design these devices. The proliferation of a broader user base will require the standardization of chiplet models, D2D connectivity IP and integrated system level, ASIC and package co-design tools, flows and methodologies.

What does the heterogeneous packaging design webinar discuss?

  • Workflows required for chiplets based heterogeneous Integration
  • How STCO enables architectural exploration
  • Why Design For Test and Manufacturing Test is crucial for successful chiplets based SiP design

Related resources

StreamTV’s SeeCubic: Catapult HLS enables Ultra-D 3D without glasses
White Paper

StreamTV’s SeeCubic: Catapult HLS enables Ultra-D 3D without glasses

StreamTV's SeeCubic faced an impossible task: develop a real-time conversion IP block for a custom SoC without knowing the target technology. This IP was critical for their glasses-free 3D solution.

BLUEDOT: Accelerating NN-based DeepField-PQO design using Catapult HLS
White Paper

BLUEDOT: Accelerating NN-based DeepField-PQO design using Catapult HLS

Service providers face high encoding costs due to HQ videos demand. BLUEDOT offers AI-based DeepField-PQO filter improving coding efficiency. It uses HLS for fast filter implementation into IP targeted for FPGA, Catapult for ASIC.

Xperi®: A Designer’s Life with HLS
Webinar

Xperi®: A Designer’s Life with HLS

This webinar will discuss two aspects of their experience going from RTL to HLS. The first topic is using HLS for algorithms such as Face Detection th