webinář na vyžádání

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Odhadovaná doba sledování: 25 min

Sdílení

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

Související zdroje informací

Rapid Algorithm to HW: Using HLS for Computer Vision and Deep Learning Seminar
Webinar

Rapid Algorithm to HW: Using HLS for Computer Vision and Deep Learning Seminar

How HLS helps project teams rapidly & accurately explore power/performance of algorithms, quickly get to FPGA implementations to create demonstrator/prototypes & use same source RTL IP for ASIC implementation.

HLS 101 - Fundamentals of High-Level Synthesis
Webinar

HLS 101 - Fundamentals of High-Level Synthesis

High-Level Synthesis (HLS) extends the traditional design flow, providing a new and powerful approach to hardware design. It is important to understan