点播式网络研讨会

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

预估观看时长:25 分钟

分享

Stanford/AMD: Automated Methodology for Efficient Hardware Accelerator

Mobile devices today are composed of many specialized accelerators to achieve high-performance and low-power specifications. However, accelerator design and validation time is a limiting factor in creating these accelerator-rich SoCs. We address this problem by demonstrating the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators. By pairing the image-processing language Halide with the Catapult® High-Level Synthesis tool, different accelerator designs can be rapidly produced and evaluated for performance, area, and power.

In this webinar, Jeff Setter demonstrates the effectiveness of using new programming languages and existing hardware synthesis tools to drastically decrease the time needed to explore the design space of hardware accelerators.

What you will learn:

  • Effectiveness of using new programming languages and existing
    hardware synthesis tools to drastically decrease the time needed to
    explore the design space of hardware accelerators
  • How accelerator designs can be rapidly produced and evaluated for
    performance, area, and power
  • Benefits of pairing the image-processing language Halide with the
    Catapult® High-Level Synthesis tool

相关资源

飞机结构设计与分析
Webinar

飞机结构设计与分析

了解集成式飞机结构设计和分析过程如何帮助缩短认证和开发时间并减少成本超支。

飞机结构设计和分析
White Paper

飞机结构设计和分析

孤立的工具和团队无法解决航空业的碳中和难题。Simcenter 支持并行的飞机结构设计和分析。

Digital image correlation for aircraft materials and structural testing
Webinar

Digital image correlation for aircraft materials and structural testing

Watch this webinar on aircraft materials and structural testing to learn how digital image correlation alleviates limitations and offers new insights.