点播式网络研讨会

Infineon: HLS Formal Verification Flow Using Siemens Formal Verification

预估观看时长:31 分钟

分享

High-Level Synthesis (HLS) is design flow in which design intent is described at a higher level of abstraction such as SystemC/C++/Matlab/etc.

High-Level Synthesis (HLS) is design flow in which design intent is described at a higher level of abstraction such as SystemC/C++/Matlab/etc. HLS tools are expected to synthesize this code to RTL which can be input to the traditional RTL downstream flow (RTL / GDS) RTL lint / formal check tools cannot be run on HLS RTL (as the errors cannot be correlated to HLS source code) Onespin systemC/C++ extension DV help to overcome this challenge. This session will be presented by Siemens on behalf of Infineon Technologies AG.

主讲嘉宾简介

Siemens EDA

Vlada Kalinic

SystemC Product Specialist

Vlada Kalinic is the SystemC Product Specialist at Siemens EDA, and is involved in the evaluations with the new customers as well supporting the current portfolio of the customers to improve the current SystemC flows. Vlada has also another role, as Product Specialist of EC-FPGA in OneSpin. Vlada holds a master’s degree with honors in Electrical and Computer Engineering, Embedded Systems and Algorithms from the University of Novi Sad (Serbia). Prior to Mentor/Siemens, Vlada worked with OneSpin for 5+ years and was involved in various successful evaluations with SystemC and EC-FPGA customers.

相关资源

通过基于云的 SaaS 解决方案彻底改变 CPG 业务
Infographic

通过基于云的 SaaS 解决方案彻底改变 CPG 业务

探索消费品制造公司通过基于云的数据驱动型软件克服的挑战和相应的解决方案。

革新快消品行业:西门子和埃森哲联合推出的创新解决方案
White Paper

革新快消品行业:西门子和埃森哲联合推出的创新解决方案

了解西门子和埃森哲基于云的创新解决方案如何革新快消品产品开发。