点播式网络研讨会

Infineon & Coseda: Facelifting a SystemC System Level Model Towards Physical Prototype – Adoption of High-Level-Synthesis

Towards Physical Prototype

预估观看时长:26 分钟

分享

Infineon & Coseda present on the adoption of High-Level-Synthesis at an existing SystemC system level model.

Infineon & Coseda present on the adoption of High-Level-Synthesis at an existing SystemC system level model. Discussing the use-case of using HLS for fast prototyping of a purely hardware signal path model, with focus on the required adaptations since the model was initially developed without having HLS in mind. Furthermore the audience will understand the required refinement steps (e.g. quantization, handshake between modules, applying required constraints) needed to synthesize the optimized RTL. In conclusion they will present the ease of use and the value of the HLS methodology in an industrial project.

主讲嘉宾

Infineon Technologies AG

Ana Maria Plaisenanu

Firmware Staff Engineer

Ana Plaiseanu is a Firmware Engineer at Infineon Technologies Romania - Sense & Control Division, working mainly on firmware development and testing for Automotive ASIC products but with an interest also in behavioral modeling and testing for automotive sensors. Ana received her bachelor degree from Polyethnic University of Bucharest, specializing in microelectronics and has a 9 year experience as Software & Firmware Engineer in automotive product lines for pressure and magnetics sensors.

Coseda

Thomas Arnt

Application Engineering Manager

Thomas Arndt is an Application Manager at COSEDA Technologies, focusing on system level design and simulation solutions. He has over 20 years of experience in the chip design and the EDA industry. His particular areas of expertise are in the field of digital as well as analog system design, simulation and High-Level Synthesis. Prior to joining COSEDA, he was working at the Fraunhofer Institute for Integrated Circuits, one of the largest research institutions in the field of design automation in Europe. He received his diploma in electrical engineering from the Technical University of Dresden.

相关资源

Infineon: HLS Formal Verification Flow Using Siemens Formal Verification
Webinar

Infineon: HLS Formal Verification Flow Using Siemens Formal Verification

High-Level Synthesis (HLS) is design flow in which design intent is described at a higher level of abstraction such as SystemC/C++/Matlab/etc.

STMicroelectronics: A Common C++ and UVM Verification Flow of High-Level IP
Webinar

STMicroelectronics: A Common C++ and UVM Verification Flow of High-Level IP

STMicro presents a unified way to integrate the definition of RTL and C functional coverage and assertion (reducing the coding effort) and a method to add constraints to the random values generated in UVMF.

CEA: Bridging the Gap Between Neural Network Exploration and Hardware Implementation
Webinar

CEA: Bridging the Gap Between Neural Network Exploration and Hardware Implementation

CEA presents a methodology that bridges the open-source DL framework N2D2 and Catapult HLS to help reducing the design process of hardware accelerators, making it possible to keep pace with new AI algorithms.

High-Level Synthesis & Advanced RTL Power Optimization – Are you still missing out?
Webinar

High-Level Synthesis & Advanced RTL Power Optimization – Are you still missing out?

Discover how C++ & SystemC/MatchLib HLS is more than just converting SystemC to RTL. In the RTL Design space, we will cover our technology for Power Optimization with PowerPro Designer & Optimizer.

Alibaba: Innovating Agile Hardware Development with Catapult HLS
Webinar

Alibaba: Innovating Agile Hardware Development with Catapult HLS

At the IP level, an ISP was created within a year using Catapult, a task impossible using traditional RTL. To reduce dependency on designer experience, Alibaba introduced an AI-assisted DSE tool.

Space Codesign High-Level Synthesis for Hardware/Software Architectural Exploration of an Inferencing Algorithm
Webinar

Space Codesign High-Level Synthesis for Hardware/Software Architectural Exploration of an Inferencing Algorithm

Space Codesign Seminar: design flow including HW/SW co-design & HLS that allows developers to migrate compute intensive functions from software running on an embedded processor to a hardware based accelerator.