点播式网络研讨会

HW Acceleration with High-Level Synthesis

预估观看时长:26 分钟

分享

HW Acceleration with High-Level Synthesis User2User Session

Embedded systems continue to see increasing demands for compute capability. Processor speeds however are not increasing sufficiently to meet these demands. One approach is to move functions from software running on general purpose CPU into bespoke hardware accelerators. Hardware accelerators have much greater parallelism and reduce data movement, enabling them to dramatically exceed the performance and efficiency of software. This session will introduce High-Level Synthesis, a technology that allows a developer to take a C++ function and automatically compile it into an RTL hardware description, suitable to be deployed into an ASIC or FPGA.

主讲嘉宾简介

Siemens EDA

Richard Langridge

AE Manager

Richard Langridge works for Siemens EDA as an Application Engineering Manager. Richard has more than 30 years of experience in EDA and design, ranging from RTL Synthesis and Low-Power to High-Level Synthesis (HLS) and Formal Methods. Richard manages Low-Power engagements in a variety of Semiconductor customers.

相关资源

车辆声振粗糙度工况测试的最新创新
Webinar

车辆声振粗糙度工况测试的最新创新

如何以灵活的设置迅速评估工况中的噪声和振动。了解如何在更短的时间内获取更多声振粗糙度 (NVH) 信息并对质量充满信心。

在电动汽车开发早期应对电动机噪声、振动和声振粗糙度 (NVH)
Webinar

在电动汽车开发早期应对电动机噪声、振动和声振粗糙度 (NVH)

使用 Simcenter 仿真和测试方案分析电动车辆开发中的完整系统,从而对电动机 NVH 性能进行管理。了解详情