온디맨드 웨비나

Porting Vivado HLS Designs to Catapult HLS Platform

예상 소요 시간: 40분

공유

Porting Vivado HLS Designs to Catapult HLS Platform

High-Level Synthesis (HLS) offers significant benefits when developing algorithms and intellectual property (IP) blocks for implementation in digital logic solutions such as Field Programmable Gate Arrays (FPGA) and Application Specific Integrated Circuits (ASICs). FPGA vendors offer HLS tools and using those increases flexibility and productivity over traditional hardware description language (HDL) flows. But employing FPGA vendor-specific tools can limit the portability of the design outside of their ecosystem. To regain the flexibility of targeting a design to another technology requires porting the design from the vendor’s HLS environment into an HLS environment that supports any ASIC or FPGA technology.

What You Will Learn

  • How to port an existing HLS design developed within the Xilinx® Vivado® HLS environment into Mentor’s Catapult® HLS Platform
  • The differences in libraries and data structures
  • How to port optimizations from Vivado to Catapult

Who Should Attend

  • Designers who are interested in creating a portable solution of ASIC implementation
  • Engineering Managers who want to know how to leverage existing code bases in new technologies
  • HLS/RTL designers who are interested in learning about Catapult HLS
  • Algorithm Developers
  • System Architects

발표자 소개

Adiuvo Engineering and Training

Adam Taylor

Owner

Adam Taylor is an expert in the design and development of embedded systems and FPGA’s for several end applications. Throughout his career, Adam has used FPGA’s to implement a wide variety of solutions from RADAR to safety-critical control systems (SIL4) and satellite systems. He also had interesting stops in image processing and cryptography along the way. Adam has held executive positions, leading large developments for several major multinational companies. For many years Adam held significant roles in the space industry he was a Design Authority at Astrium Satellites Payload processing group for 6 years and for three years he was the Chief Engineer of a Space Imaging company, being responsible for several game-changing projects. FPGAs are Adam‘s first love, he is the author of numerous articles and papers on electronic design and FPGA design including over 330 blogs and 25 million-plus views on how to use the Zynq and Zynq MPSoC for Xilinx. Adam is a Chartered Engineer, Fellow of the Institute of Engineering and Technology, Visiting Professor of Embedded Systems at the University of Lincoln, and Arm Innovator, he is also the owner of the engineering and consultancy company Adiuvo Engineering and Training.

관련 자료

PLM은 무엇이며, 왜 클라우드 PLM을 사용해야 할까요?
Infographic

PLM은 무엇이며, 왜 클라우드 PLM을 사용해야 할까요?

PLM 정의 클라우드 PLM으로 디지털 트윈을 효율적으로 관리해 혁신적인 제품을 시장에 더 빨리 선보이는 방법에 대해 알아보십시오. 자세히 알아보십시오.

비즈니스 성장에 따라 확장 가능하도록 제작된 Teamcenter X 클라우드 PLM
Video

비즈니스 성장에 따라 확장 가능하도록 제작된 Teamcenter X 클라우드 PLM

Teamcenter X가 언제 어디서나 팀이 작업할 수 있도록 제품 개발 및 제공을 지원하는 클라우드 PLM을 통해 소규모 스타트업의 성장을 어떻게 지원하는지 알아보십시오.