온디맨드 웨비나

Alibaba: Innovating Agile Hardware Development with Catapult HLS

예상 소요 시간: 32분

공유

At the IP level, an ISP was created within a year using Catapult, a task impossible using traditional RTL. To reduce dependency on designer experience, Alibaba introduced an AI-assisted DSE tool.

The high cost and lengthy development cycle of chip design have significantly impeded innovation in the industry. Recent advancements in hardware description languages, domain-specific hardware accelerators, and AI-assisted EDA tools are propelling the chip design methodology towards a new era. This talk will showcase Alibaba's efforts to revolutionize agile chip development technologies on the IP and SoC levels using Catapult HLS.  

At the IP level, we adopted a software-hardware co-design approach to develop an image signal processor (ISP) with the help of Catapult HLS. While the tool provided significant benefits, the designer's experience and knowledge of the target architecture still played a significant role in selecting derivates. To address this challenge, we introduced an AI-assisted design space exploration (DSE) tool that automatically generates optimal solutions or trade-offs among different objectives under specific constraints. By leveraging Catapult HLS and our DSE tool, we successfully developed an efficient ISP with desired engineering quality within a year, a task that would have been impossible using traditional methods. Moving forward, we plan to open-source this HLS-based IP to foster extensive industry-academia collaboration and contribute to the community.  

On the SoC level, we developed an HLS-based AXI performance monitor that simplifies large-scale SoC performance test. Due to the limitations of RTL simulation (not scalable for complex SoC simulation) and TLM (not synthesizable if written in SystemVerilog), we deployed Catapult HLS and designed a synthesizable performance monitor in SystemC to capture AXI data transactions on a large-scale emulation platform. Under the hood, this module provides two modes: the first mode recording transaction details, and second mode outputs performance statistics. In summary, our HLS-based AXI performance monitor enables high-productivity full system hardware emulation, validation, and profiling, what is drastically helpful on SoC performance evaluation. 

발표자 소개

Alibaba

Sicheng Li

Research Scientist

Sicheng Li is currently a Research Scientist in Computing Technology Lab at Alibaba DAMO Academy, Sunnyvale, CA, USA. He received his M.S. from New York University and Ph.D. from University of Pittsburgh. Before joining Alibaba, he also worked with HP Labs, Micron and an AI accelerator startup DEEPHi. His current research interests include electronic design automation, machine learning, domain-specific hardware architectures and FPGA. He has published 20+ technical papers in DAC, ICCAD, FCCM, NeurIPS, AAAI, Nature communications, etc.

관련 자료

제품 설계 기술을 통한 효율성 및 프로세스의 가속화
E-book

제품 설계 기술을 통한 효율성 및 프로세스의 가속화

제품 설계 기술을 사용하여 출시 시간 단축하십시오. 다중영역 설계는 전기 및 전자 설계를 동시에 수행합니다.

차세대 중장비 차량 설계용 CAD 소프트웨어
Webinar

차세대 중장비 차량 설계용 CAD 소프트웨어

NX CAD는 차량 설계 자동화 및 검증 도구와 함께 이용할 수 있는 유일한 다기능 플랫폼으로 전기, 메카니컬, 제어 시스템을 통합합니다.

엔지니어링 설계 소프트웨어를 사용하여 장비 설계를 디지털 방식으로 혁신
Analyst Report

엔지니어링 설계 소프트웨어를 사용하여 장비 설계를 디지털 방식으로 혁신

중장비 엔지니어링 설계 소프트웨어는 자율 운영 및 연결된 작업 환경을 구현합니다. 자세히 알아보십시오.