オンデマンド・ウェビナー

Microsoft - HLS Hardware Design Patterns

おおよその視聴時間49 分

共有

Microsoft - HLS Hardware Design Patterns

High-Level Synthesis (HLS) using untimed C++ presents an elegant hardware abstraction framework for simplifying hardware design at the unit level. To construct large designs in untimed C++, the design needs to be broken down into isolated units connected via channels. The process of breaking down a design into units usually ends up being more than simply dividing modules, there are specific design considerations that need to be considered in this process in order to produce a design that will function correctly in a system after RTL is generated.

This presentation discusses some core considerations for partitioning a digital design and introduces a basic set of HLS Hardware Design Patterns that provide foundational and conceptual building blocks for large-scale designs. Generic design patterns for common design aspects such as interfaces, input, and output arbitration, configuration, and flushing will be covered.

関連情報

より良い製品データ管理でCAD設計の時間を短縮する戦略
E-book

より良い製品データ管理でCAD設計の時間を短縮する戦略

無駄な時間が最も多いCADデータ管理を改善させる戦略が分かります。業界調査会社のTech-Clarityによる無料の電子ブックをぜひダウンロードしてください。

PLMとは何か。なぜクラウド型PLMなのか。
Infographic

PLMとは何か。なぜクラウド型PLMなのか。

PLMとは何かコスト効果が高く高速のクラウド型Teamcenter Xを導入すると、革新的な製品を市場にいち早く投入できます。その詳細をご覧ください。詳細情報