オンデマンド・ウェビナー

HLS 101 - Fundamentals of High-Level Synthesis

視聴時間の目安: 22 分

共有

HLS 101 - Fundamentals of High-Level Synthesis

High-Level Synthesis (HLS) extends the traditional design flow, providing a new and powerful approach to hardware design. It is important to understand the fundamentals of HLS and how HLS bridges the gap between the RTL designer and architect, and functional verification and RTL verification. This web seminar will provide an introduction to HLS and how an abstract, untimed algorithm representation is prepared for HLS, then transformed and optimized for power, performance and area by Catapult, resulting in high-quality RTL. Additionally, this seminar will introduce changes to the verification methodology that complement an HLS flow.

What you will learn:

  • The HLS Design Flow compared to the traditional design flow
  • What does the use of HLS provide?
  • The fundamentals of HLS:
  • Modeling for HLS
  • HLS transformations / optimizations
  • HLS technology mapping
  • HLS scheduling
  • HLS Analysis
  • HLS Verification
  • HLS is proven technology

Who should attend:

  • RTL designers, hardware architects, and managers interested in
    moving up to HLS

関連情報

多目的なデジタル・ツインをビークルダイナミクスとその先へ活用する
Video

多目的なデジタル・ツインをビークルダイナミクスとその先へ活用する

このビデオでは、多目的なデジタル・ツインによって、障害物回避などの高度なアルゴリズムの開発や、安全性と快適性、および操縦時のドライバードライバー体験の検討を行うことで、ADASの制御装置開発のクローズド・ループ性能評価が可能になる様子を紹介します。