webinaire à la demande

Ultra Video Group (Tampere University): Managing the Complexity of an HEVC Encoder (Kvazaar) Implementation on FPGA with Catapult HLS

Ultra Video Group (Tampere University): Managing the Complexity of an HEVC Encoder (Kvazaar) Implementation on FPGA with Catapult HLS

Durée estimée : 67 minutes

Partager

Dr. Panu Sjövall from Ultra Video Group (Tampere University), sheds light on how they were able to implement their embedded real-time HEVC intra encoder (Kvazaar) on HW with Catapult HLS.

HEVC (H.265) is the latest widespread video coding standard, that doubles the coding efficiency over its predecessor AVC (H.264) for the same subjective visual quality, but typically at the cost of considerably higher computational complexity. Overcoming the complexity of HEVC and customizing its rich features for a real-time HEVC encoder implementation on hardware is not a trivial task, as hardware development has traditionally turned out to be very time-consuming. Reducing design effort, managing design complexity, increasing re-usability, ease of modification, and reduced verification time are key topics in future hardware designs that are getting more and more complex. In this webinar, Dr. Panu Sjövall will shed light on how they were able to implement their embedded real-time HEVC intra encoder on HW with Catapult HLS. Their implementation shows that HLS is able to boost the development time and still result in competitive performance and QoR over state-of-the-art hardware implementations.

What will you learn:

  • Effective use of HLS for a complete HEVC intra encoder HW design

    • Using HLS for both data- and control-oriented algorithms
    • Managing the complexity
    • Verification
  • Our FPGA framework to develop, verify, and deploy HLS implementations for HEVC coding

Who should attend:

  • Anyone interested in HLS and FPGAs
  • Anyone interested in an HEVC HW designs

À propos de l'intervenant

Tampere University: Ultra Video Group

Dr. Panu Sjövall

Postdoctoral Researcher

Panu Sjövall received the M.Sc. degree in automation engineering from the Tampere University of Technology in 2015 and the Ph.D. degree in computing and electrical engineering from Tampere University in 2023. Currently he is a postdoctoral researcher at Tampere University, working in the leading academic video coding group in Finland, Ultra Video Group. His current research interests include High-Level Synthesis, video encoding, hardware and system-on-a-chip designing, FPGAs, and Linux kernel driver development.

Ressources associées

Xperi®: A Designer’s Life with HLS
Webinar

Xperi®: A Designer’s Life with HLS

This webinar will discuss two aspects of their experience going from RTL to HLS. The first topic is using HLS for algorithms such as Face Detection th

High-Level Synthesis Verification Technologies and Techniques
Webinar

High-Level Synthesis Verification Technologies and Techniques

This session will describe applying known and trusted static, formal and dynamic approaches to verification performed at the C++ or SystemC HLS level of abstraction.

NVIDIA: High-Level Synthesis in Agile System-on-Chip Flows: Overview and Techniques
Webinar

NVIDIA: High-Level Synthesis in Agile System-on-Chip Flows: Overview and Techniques

This talk provides a brief overview of NVIDIA Research’s use of Catapult HLS and highlights some useful features and flows of the Connections library, such as the ability to back-annotate SystemC simulations.